

### The most important component?







### **Computer interfaces**

- "Technologies come and go, interfaces should last forever".
- Provides a set of standard specs for developers.
- Allows consumers to install the latest technology on their existing machine.











2 Computer buses.



3 Serial and parallel communication.







#### Ad hoc interface





#### Modular interface







IBM floppy disk board



### IBM 5150 active backplane





# Passive backplane













#### **Motherboard**







# Chipset









**Chips integration** 







#### Computer bus

- A group of wires carrying electrical signal (data).
- Provides the communication channels among the computer components.
- 3 Includes the data bus, address bus, and control bus.









#### **Data bus**

- 1 Works similarly to a real-life bus.
- 2 Has a limited number of bits (seats).
- 3 Only departs when all of its seats are occupied.









#### Address bus

- Serves as the roads and streets.
- Tells the data bus where to go.





#### **Control bus**

- Acts as the traffic light to prevent collision between data.
- 2 Decides when the data bus departs.









#### Internal & External bus











### **Expansion bus**

- Allows different types of hardware to connect to.
- Expansion slots.



**ISA** 



PCI









### **PCI-Express**

- Peripheral Component Interconnect Express.
- 2 Data are communicated to/from PCI-e using lanes.









### PCI-Express (updated versions)

- Retains the same physical shape of the slot.
- 2 Doubles the transmission speed after each version.















### **PCI-Express lane**









## Mini PCI-Express

- 1 Using the same PCI-Express interface and bus architecture.
- 2 Is physically shrank for laptops.









### Storage bus

- To communicate with storage devices.
- The most popular connection is SATA (Serial ATA).



(PATA) Parallel ATA (IDE) Integrated Drive Electronics

SATA (Serial ATA)



#### **Serial transmission**

- Data are transferred using only one channel, one bit at a time.
- 2 Cheap and easy to implement, but was slow in the early days.

Destination uibio





#### **Parallel transmission**

- Data are transferred simultaneously on multiple channels.
- All channels must be in sync.

Origin







Destination





Communication

#### **Parallel transmission**

- Data are transferred simultaneously on multiple channels.
- All channels must be in sync.

Origin



0



Origin

1

0

1

Destination

Destination



### **Buffering**

- A solution to control the speed between different components.
- Data stay in a buffer until they are ready for despatch.
- A 'stop' signal is sent to incoming buses, when the buffer is full.















## Signal reflection (cause)

- Some signal is reflected back to the origin, rather than to the destination.
- Caused by the imperfections or discontinuities in the transmission cable.



change of PCB thickness



change of routing shape









## Signal reflection (problem)





## Signal reflection (solution)

- Requires a gap between transmission to avoid reflection.
- Consequence: the bus cannot utilises its high speed.





## Serial point-to-point link

- Each link is uni-directional, with 1 sender and 1 receiver.
- Very high signalling rates (in GHz).
- 3 QuickPath Interconnect (QPI).



## Questions, feedback



C519 (Khuong) C537 (Goran)



K.A.Nguyen@brighton.ac.uk G.Soldar@brighton.ac.uk



https://khuong.uk

